Espressif Systems /ESP32-S3 /DMA /IN_INT_CLR_CH1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as IN_INT_CLR_CH1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (IN_DONE)IN_DONE 0 (IN_SUC_EOF)IN_SUC_EOF 0 (IN_ERR_EOF)IN_ERR_EOF 0 (IN_DSCR_ERR)IN_DSCR_ERR 0 (IN_DSCR_EMPTY)IN_DSCR_EMPTY 0 (DMA_INFIFO_FULL_WM)DMA_INFIFO_FULL_WM 0 (INFIFO_OVF_L1)INFIFO_OVF_L1 0 (INFIFO_UDF_L1)INFIFO_UDF_L1 0 (INFIFO_OVF_L3)INFIFO_OVF_L3 0 (INFIFO_UDF_L3)INFIFO_UDF_L3

Description

Interrupt clear bits of Rx channel 0

Fields

IN_DONE

Set this bit to clear the IN_DONE_CH_INT interrupt.

IN_SUC_EOF

Set this bit to clear the IN_SUC_EOF_CH_INT interrupt.

IN_ERR_EOF

Set this bit to clear the IN_ERR_EOF_CH_INT interrupt.

IN_DSCR_ERR

Set this bit to clear the IN_DSCR_ERR_CH_INT interrupt.

IN_DSCR_EMPTY

Set this bit to clear the IN_DSCR_EMPTY_CH_INT interrupt.

DMA_INFIFO_FULL_WM

Set this bit to clear the INFIFO_FULL_WM_CH_INT interrupt.

INFIFO_OVF_L1

Set this bit to clear the INFIFO_OVF_L1_CH_INT interrupt.

INFIFO_UDF_L1

Set this bit to clear the INFIFO_UDF_L1_CH_INT interrupt.

INFIFO_OVF_L3

Set this bit to clear the INFIFO_OVF_L3_CH_INT interrupt.

INFIFO_UDF_L3

Set this bit to clear the INFIFO_UDF_L3_CH_INT interrupt.

Links

() ()